引用本文:赵益波,冯久超.高阶电荷泵锁相环环路滤波器的设计[J].控制理论与应用,2011,28(3):433~437.[点击复制]
ZHAO Yi-bo,FENG Jiu-chao.Design of loop filter for high order charge-pump phase-locked loops[J].Control Theory and Technology,2011,28(3):433~437.[点击复制]
高阶电荷泵锁相环环路滤波器的设计
Design of loop filter for high order charge-pump phase-locked loops
摘要点击 2174  全文点击 2994  投稿时间:2009-12-07  修订日期:2010-04-24
查看全文  查看/发表评论  下载PDF阅读器
DOI编号  10.7641/j.issn.1000-8152.2011.3.CCTA091587
  2011,28(3):433-437
中文关键词  电荷泵锁相环  环路滤波器  稳定性  相位抖动
英文关键词  CPPLL  loop filter  stability  phase jitter
基金项目  国家自然科学基金资助项目(60872123); 国家自然科学基金– 广东省自然科学基金联合基金资助项目(U0835001); 华南理工大学优秀博士论文创新基金资助项目(200913005).
作者单位E-mail
赵益波 华南理工大学 电子与信息学院 fengjc@scut.edu.cn 
冯久超* 华南理工大学 电子与信息学院 fengjc@scut.edu.cn 
中文摘要
      考虑到电荷泵锁相环离散采样特性, 本文提出了高阶电荷泵锁相环环路滤波器的模块化设计方法. 它可以将电荷泵锁相环设计成任意要求的阶和型. 这样的锁相环既能消除相位抖动, 又能跟踪大的频率阶跃或斜升的输入信号. 通过对所设计的电荷泵锁相环稳定性和特征分析, 确定了环路参数的选择范围, 得出n阶n型的锁相环均优于其他类型. 对两种类型的电荷泵锁相环的仿真, 结果表明了设计方法的有效性和分析方法的正确性. 本文的设计方法为高阶电荷泵锁相环滤波器的设计提供了重要的参考和指导.
英文摘要
      Considering the characteristics of discrete-time sampling for charge-pump phase-locked loops(CPPLLs), we propose a blocking design method for loop filter in high order CPPLLs. By this method, the CPPLL of any optional order and type can be derived, and phase jitters can be eliminated. Also, high frequency step input or ramp input can be tracked. By analyzing the stability and characteristics of CPPLLs, the range of the candidate loop parameters can be determined, from which the obtained CPPLLs of n-th order and n type are superior to others. Effectiveness of the design method and correctness of the analysis method are validated by the simulations of two types of CPPLLs. The proposed method provides an important reference and guideline for the design of high order CPPLLs Loop filters.